# VHDL

5051158-xxxx

Lecture 3
Digital logic basics - sequential logic
VHDL Basics - part 2



#### Contents of this lecture

- Digital logic basics (sequential logic)
- VHDL basics
  - for creating sequential logic
  - VHDL "program structure"



Digital logic basics – sequential logic



# Synchronous logic – flip flops



- Most commonly used: D-flip-flop
- D is sampled on a rising edge of CLK signal:
  - D is copied to Q
  - An inverted output, Q' is provided as well
- The output state is maintained until the next rising edge of the clock
- In essence, this is a single bit memory
- Can have (and usually has) other ports:
  - Reset/Clear (RST, CLR), often active low): Forces Q to '0' (and Q' to '1')
  - Set (S): Forces Q to '1' (and Q' to '0')
  - Enable (ENA): If '0', clock is "masked", clock edge has no effect

```
entity DFF rstLow is
 port(
    Q : out std logic;
    Clk, n Rst, D :in std logic);
end DFF rstLow;
architecture rtl of DFF rstLow is
begin
  process(Clk,n Rst)
  begin
    if(n Rst='0') then
      0 <= '0';
    elsif(rising edge(Clk)) then
      Q <= D;
    end if;
  end process;
end rtl;
```

# Synchronous logic – (async) counters (1)

- A D-flipflop can be used as a clock divider: Route Q' to D and apply CLK to clock input: Q changes state every other clock cycle
  - Divide-by-Two-Counter (modulo 2 counter)
- By cascading these, i.e. connecting Q' to CLK of the next register, we have a ripple counter (Mod-4counter)



10 11 00

10



# Synchronous logic – (async) counters (2)

- In a similar way, we can create longer counters
- Long ripple counters have one fundamental problem: After a clock edge, it takes some time until all the bits are changed -> This limits the maximum clock speed



State transition diagram for a MOD-8 binary counter



### Modulo-N (async) counters

- Modulo N-counter, where N= 2<sup>x</sup> are easy: the counter wraps over. If not, a reset condition is required
- Example: Mod-5 counter









### Synchronous counters

- To overcome the timing problem with asynchronous ripple-counters, we need to use synchronous counters instead
- This can be achieved (for example) by using Tflip-flops instead
  - The output toggles (changes state) on clock edge IF the input T is '1' otherwise no change
- D-flip-flops can be converted to T-flip-flop
- By cascading these, we'll get a synchronous (BCD) counter

| Q <sub>n</sub> | T | Q <sub>n</sub> + 1 |
|----------------|---|--------------------|
| 0              | 0 | 0                  |
| 0              | 1 | 1                  |
| 1              | 0 | 1                  |
| 1              | 1 | 0                  |







#### Counters in VHDL – Modulo 16

These libraries define how to handle arithmetic operations with std logic

```
library IEEE;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

use IEEE.STD_LOGIC_1164.ALL;

entity Counter16 is
   port( Clk, Ena, n_Rst: in std_logic;
        Q: out std_logic_vector(3 downto 0));
end Counter16;
```

```
architecture rtl of Counter16 is
  signal Cnt int: std logic vector(3 downto 0);
begin
   process(Clk,n Rst)
  begin
      if n Rst='0' then
         Cnt int <= (others => '0');
      elsif(rising edge(Clk)) then
         if Ena='1' then
               Cnt int <= Cnt int + 1;
         end if:
      end if;
   end process;
   Q <= Cnt int;
end rtl;
```



#### Counters in VHDL – Modulo 10

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity Counter16 is
    port( Clk, Ena, n_Rst: in std_logic;
        Q: out std_logic_vector(3 downto 0));
end Counter16;
```

Reset (wrap around) <a href="#"></a> condition defined here</a>

```
architecture rtl of Counter16 is
  signal Cnt int: std logic vector(3 downto 0);
begin
  process(Clk,n Rst)
  begin
   if n Rst='0' then
     Cnt int <= (others => '0');
   elsif(rising edge(Clk)) then
     if Ena='1' then
       if Cnt int="1001" then
         Cnt int <= (others => '0');
       else
         Cnt int <= Cnt int + 1;
       end if;
     end if;
   end if;
 end process;
 Q <= Cnt int;
end rtl;
```



VHDL "program" structure



### VHDL "program" structure

- Libraries
  - Adds extra packages, like #include-statements in C, or import in Python
- Entity
  - Generics
  - Ports
- Architecture
  - Component declarations
  - Signal declarations
  - Component instantiations
  - Concurrent statements
  - Processes

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity led thingy_top_2 is
    Port ( btn : in STD LOGIC VECTOR (3 downto 0);
           led4 r : out std logic;
           led4 g : out std logic;
           led4 b : out std logic;
end led thingy top 2;
architecture rtl of led thingy top 2 is
    -- RGB driver
    component RGB Driver
        Port (
          Buttons: in std logic vector (1 downto 0);
          RGB out : out std logic vector (0 to 2));
    end component;
    -- group of RGB led signals
    signal RGB Led 4: std logic vector(0 to 2);
begin
```

# VHDL "program" structure (cont)

- Architecture
  - ...
  - Component instantiations
  - Concurrent statements
  - Processes (not shown here)

```
architecture rtl of led thingy top 2 is
begin
    -- component instantiations
    i RGB4 Driver: RGB Driver
    port map (
        Buttons => btn(1 downto 0),
        RGB Out => RGB Led 4
    );
    -- map signal "RGB_Led_4" to actual output ports
    led4 r \leftarrow RGB Led 4(2);
    led4 g <= RGB_Led_4(1);</pre>
    led4 b \leq= RGB Led 4(0);
end rtl;
```



### VHDL Components and hierarchical design

- A component declaration declares a virtual design entity interface that may be used in component **instantiation** statement
- A component represents an entity/architecture pair. It specifies a subsystem, which can be *instantiated* in another architecture leading to a hierarchical specification.
  - Component instantiation is like plugging a hardware component into a socket in a board
- A component must be **declared** before it is **instantiated** 
  - The component declaration defines the virtual interface of the instantiated design entity ("the socket")
- Most often, the declaration takes in the main code (in the architecture, before "begin") or in separate packages (more on this later)
- Generics and ports of a component are **copies** of generics and ports of the entity the component represents.

```
component component name is
     generic (generic list);
     port (port list);
 end
 component component name;
architecture rtl of xxx is
  component XOR 4 is
   port(A,B: in std logic vector(0 to 3);
            C: out std_logic vector(0 to 3));
  end component XOR 4;
  signal S1,S2 : std logic vector(0 to 3);
  signal S3 : std logic vector(0 to 3);
begin
 X1 : XOR 4
 port map(A => S1,B => S2,C => S3);
end architecture rtl;
```